

# STP16DP05

# Low voltage 16-bit constant current LED sink driver with outputs error detection

### Features

- Low voltage power supply down to 3V
- 16 constant current output channels
- Adjustable output current through external resistor
- Short and open output error detection
- Serial Data IN/Parallel data OUT
- 3.3V micro driver-able
- Output current: 5-100mA
- 30MHz clock frequency
- Available in high thermal efficiency TSSOP exposed pad
- ESD protection 2.5kV HBM, 200V MM

## Description

The STP16DP05 is a monolithic, low voltage, low current power 16-bit shift register designed for LED panel displays. The device contains a 16-bit serial-in, parallel-out shift register that feeds a 16bitD-type storage register. In the output stage, sixteen regulated current sources were designed to provide 5-100mA constant current to drive the LEDs.

The STP16DP05 features open and short LED detections on the outputs. The STP16DP05 is backward compatible with STP16C/L596. The detection circuit checks 3 different conditions that can occur on the output line: short to GND, short to  $V_O$  or open line.



The data detection results are loaded in the shift register and shifted out via the serial line output.

The detection functionality is implemented without increasing the pin count number, through a secondary function of the output enable and latch pin (DM1 and DM2 respectively), a dedicated logic sequence allows the device to enter or leave from detection mode. Through an external resistor, users can adjust the STP16DP05 output current, controlling in this way the light intensity of LEDs, in addition, user can adjust LED's brightness intensity from 0% to 100% via OE/DM2 pin.

The STP16DP05 guarantees a 20V output driving capability, allowing users to connect more LEDs in series. The high clock frequency, 30MHz, makes the device suitable for high data rate transmission. The 3.3V voltage supply is well useful for applications that interface any 3.3V micro. Compared with a standard TSSOP package, the TSSOP exposed pad increases heat dissipation capability by a 2.5 factor.

#### Table 1.Device summary

| Order codes   | Package                           | Packaging           |  |
|---------------|-----------------------------------|---------------------|--|
| STP16DP05MTR  | SO-24 (Tape & reel)               | 1000 parts per reel |  |
| STP16DP05TTR  | TSSOP24 (Tape & reel)             | 2500 parts per reel |  |
| STP16DP05XTTR | TSSOP24 Exposed pad (Tape & reel) | 2500 parts per reel |  |

July 2007

# Contents

| 1 | Sum  | mary description                           |
|---|------|--------------------------------------------|
|   | 1.1  | Pin connection and description             |
| 2 | Elec | trical ratings                             |
|   | 2.1  | Absolute maximum ratings 4                 |
|   | 2.2  | Thermal data                               |
|   | 2.3  | Recommended operating conditions           |
| 3 | Elec | trical characteristics6                    |
| 4 | Equi | valent circuit and outputs 8               |
| 5 | Timi | ng diagrams                                |
| 6 | Турі | cal characteristics                        |
| 7 | Dete | ction mode functionality 16                |
|   | 7.1  | Phase one: "entering in detection mode" 16 |
|   | 7.2  | Phase two: "error detection" 17            |
|   | 7.3  | Phase three: "resuming to normal mode"     |
|   | 7.4  | Error detection conditions 19              |
| 8 | Pack | age mechanical data 21                     |
| 9 | Revi | sion history                               |



# 1 Summary description

#### Table 2. Typical current accuracy

| Output voltage | Current accuracy |             | Output current | V <sub>DD</sub> | temp. |  |
|----------------|------------------|-------------|----------------|-----------------|-------|--|
| Output voltage | Between bits     | Between ICs | ouputourion    | - 00            | b.    |  |
| ≥ 1.3V         | ±1.5%            | ±5%         | 20 to 100 mA   | 3.3V to 5V      | 25°C  |  |

# 1.1 Pin connection and description

#### Figure 1. Pin connection

|      | GND  |            | 24 V <sub>DD</sub> |
|------|------|------------|--------------------|
|      | SDI  | 2          | 23 🛛 R-EXT         |
|      | CLK  | 3          | 22 ] SDO           |
| LE - | DM1  | [ ₄        | 21 ] OE – DM2      |
|      | OUTO | 5          | 20 ] OUT15         |
|      | OUT1 | 6          | 19 ] OUT14         |
|      | OUT2 | <b>[</b> 7 | 18 ] OUT13         |
|      | OUT3 | 8          | 17 ] OUT12         |
|      | OUT4 | <b>[</b> 9 | 16 ] OUT11         |
|      | OUT5 | [ 10       | 15 ] OUT10         |
|      | OUT6 | [ 11       | 14 ] OUT9          |
|      | OUT7 | [ 12       | 13] ОUТ8           |
|      |      | CS15       | 121                |

#### Note: The exposed pad is electrically not connected

#### Table 3.Pin description

| PIN N° | Symbol          | Name and function                                                                      |
|--------|-----------------|----------------------------------------------------------------------------------------|
| 1      | GND             | Ground terminal                                                                        |
| 2      | SDI             | Serial data input terminal                                                             |
| 3      | CLK             | Clock input terminal                                                                   |
| 4      | LE-DM1          | Latch input terminal - Detect mode 1 (see operation principle)                         |
| 5-20   | OUT 0-15        | Output terminal                                                                        |
| 21     | OE-DM2          | Input terminal of output enable (active low) - Detect mode 1 (see operation principle) |
| 22     | SDO             | Serial data out terminal                                                               |
| 23     | R-EXT           | Input terminal of an external resistor for constant current programing                 |
| 24     | V <sub>DD</sub> | Supply voltage terminal                                                                |



# 2 Electrical ratings

### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Symbol           | Parameter            | Value                   | Unit |
|------------------|----------------------|-------------------------|------|
| V <sub>DD</sub>  | Supply voltage       | 0 to 7                  | V    |
| Vo               | Output voltage       | -0.5 to 20              | V    |
| Ι <sub>Ο</sub>   | Output current       | 100                     | mA   |
| VI               | Input voltage        | -0.4 to V <sub>DD</sub> | V    |
| I <sub>GND</sub> | GND terminal current | 1600                    | mA   |
| f <sub>CLK</sub> | Clock frequency      | 50                      | MHz  |

 Table 4.
 Absolute maximum ratings

## 2.2 Thermal data

|                   | incinal data                     |                                       |      |      |
|-------------------|----------------------------------|---------------------------------------|------|------|
| Symbol            | Parameter                        | Value                                 | Unit |      |
| T <sub>OPR</sub>  | Operating temperature range      | -40 to +125                           | °C   |      |
| T <sub>STG</sub>  | Storage temperature range        | -55 to +150                           | °C   |      |
|                   | Thermal resistance junction-case | DIP-24                                | 60   | °C/W |
|                   |                                  | TSSOP24                               | 85   | °C/W |
| R <sub>thJC</sub> |                                  | TSSOP24 <sup>(1)</sup><br>Exposed Pad | 37.5 | °C/W |
|                   |                                  | SO-24                                 | 75   | °C/W |

Table 5. Thermal data

1. The exposed pad should be soldered directly to the PCB to realize the thermal benefits.



# 2.3 Recommended operating conditions

| Table 6.              | Recommended op       | erating conditions              |                    |     |                      |      |
|-----------------------|----------------------|---------------------------------|--------------------|-----|----------------------|------|
| Symbol                | Parameter            | Test conditions                 | Min                | Тур | Max                  | Unit |
| $V_{DD}$              | Supply voltage       |                                 | 3.0                |     | 5.5                  | V    |
| Vo                    | Output voltage       |                                 |                    |     | 20                   | V    |
| Ι <sub>Ο</sub>        | Output current       | OUTn                            | 5                  |     | 100                  | mA   |
| I <sub>OH</sub>       | Output current       | SERIAL-OUT                      |                    |     | +1                   | mA   |
| I <sub>OL</sub>       | Output current       | SERIAL-OUT                      |                    |     | -1                   | mA   |
| V <sub>IH</sub>       | Input voltage        |                                 | 0.7V <sub>DD</sub> |     | V <sub>DD</sub> +0.3 | V    |
| V <sub>IL</sub>       | Input voltage        |                                 | -0.3               |     | 0.3V <sub>DD</sub>   | V    |
| t <sub>wLAT</sub>     | LE\DM1 pulse width   |                                 | 20                 |     |                      | ns   |
| t <sub>wCLK</sub>     | CLK pulse width      |                                 | 20                 |     |                      | ns   |
| t <sub>wEN</sub>      | OE\DM2 pulse width   | V <sub>DD</sub> = 3.0V to 5.0V  | 200                |     |                      | ns   |
| t <sub>SETUP(D)</sub> | Setup time for DATA  | $v_{\rm DD} = 3.00 \ 10 \ 5.00$ | 20                 |     |                      | ns   |
| t <sub>HOLD(D)</sub>  | Hold time for DATA   |                                 | 15                 |     |                      | ns   |
| t <sub>SETUP(L)</sub> | Setup time for LATCH |                                 | 15                 |     |                      | ns   |
| f <sub>CLK</sub>      | Clock frequency      | Cascade operation (1)           |                    |     | 30                   | MHz  |

 Table 6.
 Recommended operating conditions

1. If the device is connected in cascade, it may not be possible achieve the maximum data transfer. Please consider the timings carefully.



#### **Electrical characteristics** 3

#### Table 7. **Electrical characteristics**

 $(V_{DD} = 3.3V \text{ to } 5V, T = 25^{\circ}C, \text{ unless otherwise specified.})$ 

| Symbol                 | Parameter                      | Test conditions                             | Min                       | Тур   | Max                | Unit |
|------------------------|--------------------------------|---------------------------------------------|---------------------------|-------|--------------------|------|
| V <sub>IH</sub>        | Input voltage high level       |                                             | 0.7V <sub>DD</sub>        |       | V <sub>DD</sub>    | V    |
| V <sub>IL</sub>        | Input voltage low level        |                                             | GND                       |       | 0.3V <sub>DD</sub> | V    |
| I <sub>OH</sub>        | Output leakage current         | V <sub>OH</sub> = 20V                       |                           |       | 10                 | μA   |
| V <sub>OL</sub>        | Output voltage<br>(Serial-OUT) | I <sub>OL</sub> = 1mA                       |                           |       | 0.4                | V    |
| V <sub>OH</sub>        | Output voltage<br>(Serial-OUT) | I <sub>OH</sub> = -1mA                      | $V_{OH} - V_{DD} = -0.4V$ |       |                    | V    |
| I <sub>OL1</sub>       |                                | $V_{O}$ = 0.3V, $R_{ext}$ = 3.9k $\Omega$   | 4.25                      | 5     | 5.75               |      |
| I <sub>OL2</sub>       | Output current                 | $V_{O}$ = 0.3V, $R_{ext}$ = 970 $\Omega$    | 19                        | 20    | 21                 | mA   |
| I <sub>OL3</sub>       |                                | $V_{O}$ = 1.3V, $R_{ext}$ = 190 $\Omega$    | 96                        | 100   | 104                |      |
| $\Delta I_{OL1}$       | Output current error           | $V_{O} = 0.3 V R_{EXT} = 3.9 k\Omega$       |                           | ± 5   | ± 8                |      |
| $\Delta I_{OL2}$       | between bit                    | $V_{O} = 0.3 V R_{EXT} = 970 \Omega$        |                           | ± 1.5 | ± 3                | %    |
| $\Delta I_{OL3}$       | (All Output ON)                | $V_{O} = 1.3 VR_{EXT} = 190 \Omega$         |                           | ± 1.2 | ± 3                |      |
| R <sub>SIN(up)</sub>   | Pull-up resistor               |                                             | 150                       | 300   | 600                | KΩ   |
| R <sub>SIN(down)</sub> | Pull-down resistor             |                                             | 100                       | 200   | 400                | KΩ   |
| I <sub>DD(OFF1)</sub>  | Supply current (OFF)           | R <sub>EXT</sub> = 970<br>OUT 0 to 15 = OFF |                           | 4     | 5                  |      |
| I <sub>DD(OFF2)</sub>  | Supply current (OFF)           | R <sub>EXT</sub> = 240<br>OUT 0 to 15 = OFF |                           | 11.2  | 13.5               |      |
| I <sub>DD(ON1)</sub>   | Supply current (ON)            | R <sub>EXT</sub> = 970<br>OUT 0 to 15 = ON  |                           | 4.5   | 5                  | mA   |
| I <sub>DD(ON2)</sub>   | Supply current (ON)            | R <sub>EXT</sub> = 240<br>OUT 0 to 15 = ON  |                           | 11.7  | 13.5               |      |
| Thermal                | Thermal protection (1)         |                                             |                           | 170   |                    | °C   |

1. Guaranteed by desing (not tested) The thermal protection switches OFF only the outputs current

| Symbol            | Parameter                                                                                                               | т                                                | est conditions                           | 6                                  | Min | Тур      | Мах       | Unit       |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------|------------------------------------|-----|----------|-----------|------------|
| t <sub>PLH1</sub> | Propagation delay time,<br>$CLK-\overline{OUTn}$ , LE\DM1 = H,<br>$\overline{OE}$ \DM2 = L                              |                                                  |                                          | $V_{DD} = 3.3V$<br>$V_{DD} = 5V$   |     | 70<br>45 | 105<br>65 | ns         |
| t <sub>PLH2</sub> | Propagation delay time,<br>LE\DM1 -OUTn,                                                                                |                                                  |                                          | $V_{DD} = 3.3V$<br>$V_{DD} = 5V$   |     | 61<br>41 | 90<br>60  | ns         |
| t                 | $\overline{OE}$ $\overline{DM2}$ = L<br>Propagation delay time,<br>$\overline{OE}$ $\overline{DM2}$ $\overline{OUTn}$ , | -                                                |                                          | $V_{DD} = 3.0$<br>$V_{DD} = 3.3$ V |     | 69       | 105       | ns         |
| t <sub>PLH3</sub> | LE/DM1 = H                                                                                                              |                                                  |                                          | $V_{DD} = 5V$                      |     | 50       | 70        | 115        |
| t <sub>PLH</sub>  | Propagation delay time,                                                                                                 |                                                  |                                          | $V_{DD} = 3.3V$                    |     | 14       | 20        | ns         |
|                   | CLK-SDO                                                                                                                 | -                                                |                                          | $V_{DD} = 5V$                      |     | 8        | 12        |            |
| t <sub>PHL1</sub> | Propagation delay time,<br>CLK- $\overline{OUTn}$ , LE $DM1 = H$ ,                                                      | V <sub>DD</sub> = 3.3 V<br>V <sub>IL</sub> = GND | VIII = Voo                               | V <sub>DD</sub> = 3.3V             |     | 34       | 50        | ns         |
| PHLI              | $\overline{OE}$ $DM2 = L$                                                                                               |                                                  |                                          | $V_{DD} = 5V$                      |     | 23       | 35        | 113        |
| +                 | Propagation delay time,<br>LE\DM1 -OUTn,                                                                                | $I_0 = 20 \text{mA}$ $V_L = 3.0$                 | -                                        | $V_{DD} = 3.3V$                    |     | 27       | 40        | ns         |
| t <sub>PHL2</sub> | $\overline{OE}$ $DM2 = L$                                                                                               | $n_{EXT} = 1K_{22}$                              | $R_{EXT} = 1K\Omega$ $R_{L} = 60 \Omega$ | $V_{DD} = 5V$                      |     | 22       | 32        |            |
|                   | Propagation delay time,                                                                                                 |                                                  |                                          | V <sub>DD</sub> = 3.3V             |     | 23       | 35        |            |
| t <sub>PHL3</sub> | OE\DM2-OUTn,<br>LE\DM1 = H                                                                                              |                                                  |                                          | $V_{DD} = 5V$                      |     | 20       | 30        | ns         |
| t <sub>PHL</sub>  | Propagation delay time,                                                                                                 |                                                  |                                          | $V_{DD} = 3.3V$                    |     | 15       | 25        | ns         |
| PHL               | CLK-SDO                                                                                                                 |                                                  |                                          | $V_{DD} = 5V$                      |     | 9        | 15        | 110        |
|                   | Output rise time<br>10~90% of voltage                                                                                   |                                                  |                                          | $V_{DD} = 3.3V$                    |     | 42       | 65        | <b>n</b> 0 |
| t <sub>ON</sub>   | waveform                                                                                                                |                                                  |                                          | $V_{DD} = 5V$                      |     | 35       | 55        | ns         |
|                   | Output fall time                                                                                                        |                                                  |                                          | $V_{DD} = 3.3V$                    |     | 10       | 16        |            |
| t <sub>OFF</sub>  | 90~10% of voltage waveform                                                                                              |                                                  |                                          | $V_{DD} = 5V$                      |     | 9        | 14        | ns         |
| t <sub>r</sub>    | CLK rise time <sup>(1)</sup>                                                                                            |                                                  |                                          |                                    |     |          | 5000      | ns         |
| t <sub>f</sub>    | CLK fall time <sup>(1)</sup>                                                                                            |                                                  |                                          |                                    |     |          | 5000      | ns         |

1. In order to achieve high cascade data transfer, please consider tr/tf timings carefully.



# 4 Equivalent circuit and outputs

### Figure 2. OE\DM2 terminal



#### Figure 3. LE\DM1 terminal



#### Figure 4. CLK, SDI terminal













57

# 5 Timing diagrams

| CLOCK | LE\DM1 | OE\DM2 | SERIAL-IN | OUT0 OUT7 OUT15      | SDO     |
|-------|--------|--------|-----------|----------------------|---------|
|       | Н      | L      | Dn        | Dn Dn - 7 Dn -15     | Dn - 15 |
| Г     | L      | L      | Dn + 1    | No Change            | Dn - 14 |
|       | Н      | L      | Dn + 2    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| L     | Х      | L      | Dn + 3    | Dn + 2 Dn - 5 Dn -13 | Dn - 13 |
| L     | Х      | Н      | Dn + 3    | OFF                  | Dn - 13 |

Note:

OUTn = ON when Dn = H OUTn = OFF when Dn = L



#### Figure 7. Timing diagram

Note:

The latches circuit holds data when the LE\DM1 terminal is Low.

- 1 When LE\DM1 terminal is at High level, latch circuit hold the data it passes from the input to the output.
- 2 When OE\DM2 terminal is at Low level, output terminals OUT0 to OUT15 respond to the data, either ON or OFF.
- 3 When OE\DM2 terminal is at High level, it switches off all the data on the output terminal.



57









### Figure 10. Outputs





# 6 Typical characteristics





Table 10. Output current-R<sub>EXT</sub> resistor

| Rext (Ohm) | Output current (mA) |  |  |  |  |  |
|------------|---------------------|--|--|--|--|--|
| 976        | 20                  |  |  |  |  |  |
| 780        | 25                  |  |  |  |  |  |
| 652        | 30                  |  |  |  |  |  |
| 560        | 35                  |  |  |  |  |  |
| 488        | 40                  |  |  |  |  |  |
| 433        | 45                  |  |  |  |  |  |
| 389        | 50                  |  |  |  |  |  |
| 354        | 55                  |  |  |  |  |  |
| 325        | 60                  |  |  |  |  |  |
| 300        | 65                  |  |  |  |  |  |
| 278        | 70                  |  |  |  |  |  |
| 259        | 75                  |  |  |  |  |  |
| 241        | 80                  |  |  |  |  |  |
| 229        | 85                  |  |  |  |  |  |
| 215        | 90                  |  |  |  |  |  |
|            |                     |  |  |  |  |  |

#### Conditions:

Temperature =  $25^{\circ}$ C, V<sub>DD</sub> = 3.3V; 5.0V, I<sub>SET</sub> = 3mA; 5mA; 10mA; 20mA; 50mA; 80mA.





| Table 11. | I <sub>SET</sub> vs drop out voltage (V | drop) |
|-----------|-----------------------------------------|-------|
|-----------|-----------------------------------------|-------|

| lout (mA) | Avg @ 3.0V | Avg @ 5.0V |
|-----------|------------|------------|
| 3         | 19.33      | 22.66      |
| 5         | 36.67      | 40.33      |
| 10        | 77.33      | 80         |
| 20        | 158.67     | 157.33     |
| 50        | 406        | 406        |
| 80        | 692        | 668        |





Figure 14. Power dissipation vs temperature package





The Exposed-Pad should be soldered to the PBC to realize the thermal benefits.

# 7 Detection mode functionality

### 7.1 Phase one: "entering in detection mode"

From the "Normal Mode" condition the device can switch to the "Error Mode" by a logic sequence on the  $\overline{OE \mid DM2}$  and LE/DM1 pins as showed in the following table and diagram:

| CLK    | <b>1</b> ° | <b>2</b> ° | <b>3</b> ° | <b>4</b> ° | 5° |  |  |  |
|--------|------------|------------|------------|------------|----|--|--|--|
| OE/DM2 | Н          | L          | Н          | Н          | Н  |  |  |  |
| LE/DM1 | L          | L          | L          | Н          | L  |  |  |  |

#### Table 12. Entering in detection truth table

#### Figure 15. Entering in detection timing diagram



After these five CLK cycles the device goes into the "Error Detection Mode" and at the 6<sup>th</sup> rise front of CLK the SDI data are ready for the sampling.

### 7.2 Phase two: "error detection"

The 16 data bits must be set "1" in order to set ON all the outputs during the detection. The data are latched by LE/DM1 and after that the outputs are ready for the detection process. When the Micro controller switches the  $\overline{OE \mid DM2}$  to LOW, the device drives the LEDs in order to analyze if an OPEN or SHORT condition has occurred.





The LEDs status will be detected at least in 1 microsecond and after this time the microcontroller sets  $\overline{OE}$  in HIGH state and the output data detection result will go to the microprocessor via SDO.

Detection mode and normal mode use both the same format data. As soon as all the detection data bits are available on the serial line, the device may go back to normal mode of operation. To re-detect the status the device must go back in normal mode and reentering in error detection mode .





Figure 17. Timing example for open and/or short detection

### 7.3 Phase three: "resuming to normal mode"

The sequence for re-entering in normal mode is showed in the following Table and diagram:

| CLK    | 1° | <b>2</b> ° | 3° | <b>4</b> ° | 5° |
|--------|----|------------|----|------------|----|
| OE/DM2 | Н  | L          | Н  | Н          | Н  |
| LE/DM1 | L  | L          | L  | L          | L  |

#### Figure 18. Resuming to normal mode timing diagram

Note:

For proper device operation the "Entering in detection" sequence must be follow by a "Resume Mode" sequence, it is not possible to insert consecutive equal sequence.

### 7.4 Error detection conditions

Table 13. Detection conditions ( $V_{DD}$  = 3.3 to 5 V temp. range -40 to 125°C)

| Open line or output short to GND detected | ==> $I_{ODEC} \le 0.5 \text{ x } I_O$ | No error detected | ==> $I_{ODEC} \ge 0.5 \text{ x } I_O$ |
|-------------------------------------------|---------------------------------------|-------------------|---------------------------------------|
| Short on LED or short to V-LED detected   | ==> V <sub>O</sub> ≥ 2.4 V            | No error detected | ==> $V_0 \le 2.2 V$                   |

*Note:* Where:  $I_O$  = the output current programmed by the R<sub>EXT</sub>,  $I_{ODEC}$  = the detected output current in detection mode

#### Figure 19. Detection circuit





Figure 20. Error detection sequence





# 8 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com



| Dim  |      | mm.      |      | inch   |            |        |
|------|------|----------|------|--------|------------|--------|
| Dim. | Min  | Тур      | Max  | Min    | Тур        | Max    |
| А    |      |          | 1.1  |        |            | 0.043  |
| A1   | 0.05 |          | 0.15 | 0.002  |            | 0.006  |
| A2   |      | 0.9      |      |        | 0.035      |        |
| b    | 0.19 |          | 0.30 | 0.0075 |            | 0.0118 |
| С    | 0.09 |          | 0.20 | 0.0035 |            | 0.0079 |
| D    | 7.7  |          | 7.9  | 0.303  |            | 0.311  |
| Е    | 4.3  |          | 4.5  | 0.169  |            | 0.177  |
| е    |      | 0.65 BSC |      |        | 0.0256 BSC |        |
| Н    | 6.25 |          | 6.5  | 0.246  |            | 0.256  |
| К    | 0°   |          | 8°   | 0°     |            | 8°     |
| L    | 0.50 |          | 0.70 | 0.020  |            | 0.028  |

Table 14. TSSOP24 mechanical data

Figure 21. TSSOP24 package dimensions





|      | upe und ree |     |      | 1     |     |        |
|------|-------------|-----|------|-------|-----|--------|
| Dim  |             | mm. |      | inch  |     |        |
| Dim. | Min         | Тур | Мах  | Min   | Тур | Max    |
| А    |             |     | 330  |       |     | 12.992 |
| С    | 12.8        |     | 13.2 | 0.504 |     | 0.519  |
| D    | 20.2        |     |      | 0.795 |     |        |
| Ν    | 60          |     |      | 2.362 |     |        |
| Т    |             |     | 22.4 |       |     | 0.882  |
| Ao   | 6.8         |     | 7    | 0.268 |     | 0.276  |
| Во   | 8.2         |     | 8.4  | 0.323 |     | 0.331  |
| Ko   | 1.7         |     | 1.9  | 0.067 |     | 0.075  |
| Po   | 3.9         |     | 4.1  | 0.153 |     | 0.161  |
| Р    | 11.9        |     | 12.1 | 0.468 |     | 0.476  |

Table 15. Tape and reel TSSOP24

### Figure 22. Reel dimensions





57

| Dim. |       | mm.   |       | inch   |       |       |
|------|-------|-------|-------|--------|-------|-------|
|      | Min   | Тур   | Max   | Min    | Тур   | Max   |
| А    |       |       | 2.65  |        |       | 0.104 |
| a1   | 0.1   |       | 0.2   | 0.004  |       | 0.008 |
| a2   |       |       | 2.45  |        |       | 0.096 |
| b    | 0.35  |       | 0.49  | 0.014  |       | 0.019 |
| b1   | 0.23  |       | 0.32  | 0.009  |       | 0.012 |
| С    |       | 0.5   |       |        | 0.020 |       |
| c1   |       |       | 45°(  | (typ.) | 1     | 1     |
| D    | 15.20 |       | 15.60 | 0.598  |       | 0.614 |
| Е    | 10.00 |       | 10.65 | 0.393  |       | 0.419 |
| е    |       | 1.27  |       |        | 0.050 |       |
| e3   |       | 13.97 |       |        | 0.550 |       |
| F    | 7.40  |       | 7.60  | 0.291  |       | 0.300 |
| L    | 0.50  |       | 1.27  | 0.020  |       | 0.050 |
| S    |       |       | °(ma  | ax.) 8 |       |       |

Table 16. SO-24 mechanical data

### Figure 23. SO-24 package dimensions



|      | Tupe and ree |     |      |       |     |        |
|------|--------------|-----|------|-------|-----|--------|
| Dim  |              | mm. |      | inch  |     |        |
| Dim. | Min          | Тур | Max  | Min   | Тур | Max    |
| А    |              |     | 330  |       |     | 12.992 |
| С    | 12.8         |     | 13.2 | 0.504 |     | 0.519  |
| D    | 20.2         |     |      | 0.795 |     |        |
| Ν    | 60           |     |      | 2.362 |     |        |
| Т    |              |     | 30.4 |       |     | 1.197  |
| Ao   | 10.8         |     | 11.0 | 0.425 |     | 0.433  |
| Во   | 15.7         |     | 15.9 | 0.618 |     | 0.626  |
| Ko   | 2.9          |     | 3.1  | 0.114 |     | 0.122  |
| Po   | 3.9          |     | 4.1  | 0.153 |     | 0.161  |
| Р    | 11.9         |     | 12.1 | 0.468 |     | 0.476  |

Table 17. Tape and reel SO-24

### Figure 24. Reel dimensions



57

| Dim  |      | mm   |      | inch  |        |        |
|------|------|------|------|-------|--------|--------|
| Dim. | Min  | Тур  | Мах  | Min   | Тур    | Max    |
| А    |      |      | 1.2  |       |        | 0.047  |
| A1   |      |      | 0.15 |       | 0.004  | 0.006  |
|      |      |      |      |       |        |        |
| A2   | 0.8  | 1    | 1.05 | 0.031 | 0.039  | 0.041  |
| b    | 0.19 |      | 0.30 | 0.007 |        | 0.012  |
| С    | 0.09 |      | 0.20 | 0.004 |        | 0.0089 |
| D    | 7.7  | 7.8  | 7.9  | 0.303 | 0.307  | 0.311  |
| D1   |      | 2.7  |      | 0.106 |        |        |
| Е    | 6.2  | 6.4  | 6.6  | 0.244 | 0.252  | 0.260  |
| E1   | 4.3  | 4.4  | 4.5  | 0.169 | 0.173  | 0.177  |
| E2   |      | 1.5  |      | 0.059 |        |        |
| е    |      | 0.65 |      |       | 0.0256 |        |
| К    | 0°   |      | 8°   | 0°    |        | 8°     |
| L    | 0.45 | 0.60 | 0.75 | 0.018 | 0.024  | 0.030  |

Table 18. TSSOP24 exposed-pad

#### Figure 25. TSSOP24 dimensions



# 9 Revision history

Table 19. Revision history

| Date        | Revision | Changes                                 |
|-------------|----------|-----------------------------------------|
| 9-Jan-2007  | 1        | First release                           |
| 21-May-2007 | 2        | Updated Table 7 on page 6               |
| 10-Jul-2007 | 3        | Updated Table 9: Truth table on page 10 |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

